Regular Expression Based Test Sequence Generation for Hdl Program Validation
| dc.contributor.author | Kılınççeker, Onur | |
| dc.contributor.author | Türk, Ercüment | |
| dc.contributor.author | Challenger, Moharram | |
| dc.contributor.author | Belli, Fevzi | |
| dc.coverage.doi | 10.1109/QRS-C.2018.00103 | |
| dc.date.accessioned | 2019-02-20T07:18:11Z | |
| dc.date.available | 2019-02-20T07:18:11Z | |
| dc.date.issued | 2018 | |
| dc.description | 18th IEEE International Conference on Software Quality, Reliability, and Security Companion, QRS-C 2018; Lisbon; Portugal; 16 July 2018 through 20 July 2018 | en_US |
| dc.description.abstract | This paper proposes a test sequence generation approach for behavioral model validation of sequential circuits implemented in Hardware Description Language (HDL). In the procedure of test sequence generation proposed in this study, Regular Expressions (REs) are utilized to model the behavior of the System Under Test (SUT). First, the HDL program is converted to a Finite State Machine (FSM). Then, the obtained FSM is transformed to RE which is represented by a Syntax Tree (ST). In this way, the test sequence generation problem is simplified to the tree traversal algorithm in which symbol and operator coverage criteria are satisfied. The required tools for test sequence generation are provided to automatize the whole procedure of the proposed approach. Also, a running example, based on a real-life-like Traffic Light Controller (TLC), validates the proposed approach and analyzes its characteristic features. | en_US |
| dc.identifier.citation | Kılınççeker, O., Türk, E., Challenger, M. and Belli, F. (2018 July 16-20). Regular expression based test sequence generation for HDL program validation. Paper presented at the 18th IEEE International Conference on Software Quality, Reliability, and Security Companion, QRS-C 2018. doi: | en_US |
| dc.identifier.doi | 10.1109/QRS-C.2018.00103 | |
| dc.identifier.doi | 10.1109/QRS-C.2018.00103 | en_US |
| dc.identifier.isbn | 9781538678398 | |
| dc.identifier.scopus | 2-s2.0-85052490247 | |
| dc.identifier.uri | http://doi.org/10.1109/QRS-C.2018.00103 | |
| dc.identifier.uri | https://hdl.handle.net/11147/7119 | |
| dc.language.iso | en | en_US |
| dc.publisher | Institute of Electrical and Electronics Engineers Inc. | en_US |
| dc.relation.ispartof | 18th IEEE International Conference on Software Quality, Reliability, and Security Companion, QRS-C 2018 | en_US |
| dc.rights | info:eu-repo/semantics/openAccess | en_US |
| dc.subject | Behavioral model | en_US |
| dc.subject | Hardware description language | en_US |
| dc.subject | Hardware design validation | en_US |
| dc.subject | Regular expression | en_US |
| dc.subject | Test sequence generation | en_US |
| dc.title | Regular Expression Based Test Sequence Generation for Hdl Program Validation | en_US |
| dc.type | Conference Object | en_US |
| dspace.entity.type | Publication | |
| gdc.author.institutional | Belli, Fevzi | |
| gdc.author.yokid | 125949 | |
| gdc.bip.impulseclass | C4 | |
| gdc.bip.influenceclass | C5 | |
| gdc.bip.popularityclass | C4 | |
| gdc.coar.access | open access | |
| gdc.coar.type | text::conference output | |
| gdc.collaboration.industrial | false | |
| gdc.description.department | İzmir Institute of Technology. Computer Engineering | en_US |
| gdc.description.endpage | 592 | en_US |
| gdc.description.publicationcategory | Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı | en_US |
| gdc.description.scopusquality | N/A | |
| gdc.description.startpage | 585 | en_US |
| gdc.description.wosquality | N/A | |
| gdc.identifier.openalex | W2886168158 | |
| gdc.identifier.wos | WOS:000449555600090 | |
| gdc.index.type | WoS | |
| gdc.index.type | Scopus | |
| gdc.oaire.diamondjournal | false | |
| gdc.oaire.downloads | 0 | |
| gdc.oaire.impulse | 8.0 | |
| gdc.oaire.influence | 3.1767733E-9 | |
| gdc.oaire.isgreen | true | |
| gdc.oaire.keywords | test sequence generation | |
| gdc.oaire.keywords | Hardware description language | |
| gdc.oaire.keywords | Regular Expression | |
| gdc.oaire.keywords | Hardware Description Language | |
| gdc.oaire.keywords | hardware design validation | |
| gdc.oaire.keywords | Behavioral model | |
| gdc.oaire.keywords | Hardware design validation | |
| gdc.oaire.keywords | hardware description language | |
| gdc.oaire.keywords | Behavioral Model | |
| gdc.oaire.keywords | behavioral model | |
| gdc.oaire.keywords | Regular expression | |
| gdc.oaire.keywords | Test sequence generation | |
| gdc.oaire.keywords | Test Sequence Generation | |
| gdc.oaire.keywords | regular expression | |
| gdc.oaire.keywords | Hardware Design Validation | |
| gdc.oaire.popularity | 7.0356094E-9 | |
| gdc.oaire.publicfunded | false | |
| gdc.oaire.sciencefields | 02 engineering and technology | |
| gdc.oaire.sciencefields | 0202 electrical engineering, electronic engineering, information engineering | |
| gdc.oaire.views | 33 | |
| gdc.openalex.collaboration | National | |
| gdc.openalex.fwci | 3.30162347 | |
| gdc.openalex.normalizedpercentile | 0.91 | |
| gdc.openalex.toppercent | TOP 10% | |
| gdc.opencitations.count | 10 | |
| gdc.plumx.mendeley | 4 | |
| gdc.plumx.scopuscites | 13 | |
| gdc.scopus.citedcount | 13 | |
| gdc.wos.citedcount | 10 | |
| relation.isAuthorOfPublication.latestForDiscovery | 0f216971-d901-422e-9020-40f6636ca9ac | |
| relation.isOrgUnitOfPublication.latestForDiscovery | 9af2b05f-28ac-4014-8abe-a4dfe192da5e |
