Model Checker-Based Delay Fault Testing of Sequential Circuits

dc.contributor.author Takan, Savaş
dc.contributor.author Güler, Berkin
dc.contributor.author Ayav, Tolga
dc.date.accessioned 2016-11-29T14:59:54Z
dc.date.available 2016-11-29T14:59:54Z
dc.date.issued 2015
dc.description.abstract This paper applies model checker-based testing, a well-known method from software engineering, to the delay fault testing of synchronous sequential logic circuits. We first model the circuit as timed automata to reveal its timing characteristics. The model is repeatedly mutated by injecting the delay faults under a certain fault assumption and all the mutant models are checked against the given properties by exploiting a model checker. Counterexamples returned from the model checker form the basis of test input sequences. Finally, the test suite minimization is defined as an integer programming problem. en_US
dc.identifier.citation Takan, S., Güler, B., and Ayav, T. (2015). Model checker-based delay fault testing of sequential circuits. In J. M. P. Cardoso (Ed.), ARCS 2015 Proceedings. Paper presented at the 28th International Conference on Architecture of Computing Systems, Porto, Portugal, 24-27 March (pp. 1-7). Berlin: VDE. en_US
dc.identifier.isbn 9783800736577
dc.identifier.uri https://hdl.handle.net/11147/2549
dc.language.iso en en_US
dc.publisher Springer Verlag en_US
dc.relation.ispartof 28th International Conference on Architecture of Computing Systems, ARCS 2015 en_US
dc.rights info:eu-repo/semantics/openAccess en_US
dc.subject Delay fault testing en_US
dc.subject VLSI en_US
dc.subject Model checker en_US
dc.title Model Checker-Based Delay Fault Testing of Sequential Circuits en_US
dc.type Conference Object en_US
dspace.entity.type Publication
gdc.author.institutional Takan, Savaş
gdc.author.institutional Güler, Berkin
gdc.author.institutional Ayav, Tolga
gdc.author.yokid 126583
gdc.author.yokid 114453
gdc.coar.access open access
gdc.coar.type text::conference output
gdc.description.department İzmir Institute of Technology. Computer Engineering en_US
gdc.description.endpage 7 en_US
gdc.description.publicationcategory Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı en_US
gdc.description.scopusquality N/A
gdc.description.startpage 1 en_US
gdc.description.wosquality N/A
relation.isAuthorOfPublication.latestForDiscovery 812c2ad4-527f-4a21-8b84-f7497a71f3ce
relation.isOrgUnitOfPublication.latestForDiscovery 9af2b05f-28ac-4014-8abe-a4dfe192da5e

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Name:
2549.pdf
Size:
360.07 KB
Format:
Adobe Portable Document Format
Description:
Conference Paper

License bundle

Now showing 1 - 1 of 1
Loading...
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: